# Hirose *IT9* ™ Connector System Design Notes | Section | Title | Page | |---------|------------------------------------------------------------|------| | 1.0 | Introduction | 5 | | 1.1 | Purpose | 5 | | 1.2 | Scope | 6 | | 1.3 | Application and Interpretation | 6 | | 2.0 | General Information | 7 | | 2.1 | Part Number Designation/Contact Position Count Variations | 8 | | 2.2 | Component Weights | 11 | | 2.3 | Manufacturing Lot Number | 11 | | 2.4 | General Dimensions | 12 | | 3.0 | Operating Characteristics | 13 | | 3.1 | Material | 13 | | 3.2 | Electrical | 13 | | 3.3 | Mechanical | 14 | | 3.4 | Environmental | 15 | | 4.0 | Signal Integrity Information | 16 | | 4.1 | Overview | 16 | | 4.2 | Differential Signals | 19 | | 4.3 | PCIe Channel Example | 23 | | 4.4 | Propagation Delay | 28 | | 4.5 | Signal Integrity for FEXT Cancellation Via | 30 | | 5.0 | PWB Design Information | 31 | | 5.1 | Footprint | 31 | | 5.2 | Multi-Connector Systems | 35 | | 5.3 | PWB Fixing | 35 | | 5.4 | Clearance Between Connectors and Other Components/PCB Edge | 36 | | 5.5 | Via design, Routing Example | 37 | | 6.0 | Stencil Printing Information | 39 | |------|-----------------------------------------------|----------| | 6.1 | Solder Paste Selection | 39 | | 6.2 | Recommended Stencil Design | 39 | | 7.0 | Pick and Place Information | 42 | | 7.1 | Packaging | 42 | | 7.2 | Pre-bake | 45 | | 7.3 | Pick Point | 45 | | 7.4 | Polarity | 46 | | 7.5 | Mounting Tolerances | 46 | | 8.0 | Reflow and Solder Bath Processing Information | 47 | | 8.1 | Reflow Profile for Lead-free Solder | 47 | | 8.2 | Other Important Factors | 48 | | 8.3 | Nitrogen Environment | 48 | | 8.4 | Solder bath Information | 48 | | | Assessed Breakers Information | 40 | | 9.0 | Assembly Processing Information | 49 | | 9.1 | Mating Self Alignment | 49 | | 9.2 | Mated State Tolerances | 49 | | 9.3 | Wiping Length | 50 | | 9.4 | Overall Assembly and Disassembly Process | 50 | | 10.0 | Technical Document Library | 51 | | 10.1 | Technical Data | 51 | | 10.2 | Technical Document | 51 | | | | <u> </u> | | May.28 <sup>th</sup> ,2018<br>Jun.25 <sup>th</sup> ,2018 | |----------------------------------------------------------| | Jun.25 <sup>th</sup> ,2018 | | | | Jan.07 <sup>th</sup> ,2019 | | | | May.18 <sup>th</sup> ,2021 | | | | | | | # Section 1 Introduction The Hirose **IT9** connector system is a two-piece type 3-row or 4-row SMT connector. Position counts of 84, 224 and 152 are available as standard variations. Please refer to individual product drawings for details. Figure 1-1 Overview of IT9 Series This section of the Design Note discusses the purpose, scope, and application and interpretation. # 1.1 Purpose This technical bulletin is intended to provide basic information and product features of the Hirose **IT9** SMT connector system. By providing this information, Hirose believes it can help its customers to speed product development, improve quality and reliability, and limit overall system costs. #### 1.2 Scope This guideline provides information useful for applications using the **IT9** SMT connector system. It provides information pertaining to: - a) General Information - b) Operating Characteristics - c) Signal Integrity Information - d) PWB Design Information - e) Stencil Printing Information - f) Pick and Place Information - g) Reflow Processing Information - h) Assembly Processing Information This document will be updated by Hirose as required to reflect current technologies and manufacturing capabilities. Please refer to individual product drawings for details. # 1.3 Application and Interpretation This technical bulletin is intended to offer only general guidance and design concepts to customers. It does not limit customer designs nor guarantee results under all situations. Development of actual designs is the responsibility of each customer. Customers should consult with Hirose regarding their specific application, when, or if, any questions arise relating to these guidelines. Use of this technical bulletin is at customer's sole risk. This bulletin is provided "AS IS" and without warranty of any kind and HIROSE expressly disclaims all warranties, express or implied, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose. HIROSE does not warrant that the guidelines contained in this bulletin will meet any customer's requirements. Furthermore, HIROSE does not warrant or make any representations regarding the use or the results of the use of information contained in this bulletin in terms of correctness, accuracy, reliability, or otherwise. Under no circumstance shall HIROSE or its directors, officers, employees or agents be liable for any incidental, special or consequential damages (including damages for loss of business, loss of profits, business interruption, loss of business information and the like) arising out of the use of the information contained in this bulletin. # **Section 2 General Information** Hirose's **IT9** connector system is designed to provide modular high-speed differential, single-ended and power transmission for vertical board connection. IT9 plug side connector is built up with two types of blades- differential signal blades and power and low speed signal blades. Differential blades consist of ground plate and signal contacts, and each signal pairs are surrounded by ground. Figure 2-1 General Information This section discusses part number designation, position count variations, component weights, manufacturing lot number, and general dimensions. # 2.1 Part Number Designation / Contact Position Count Variations #### 2.1.1 Part Number Designation Table 2-1 Part Number Designation ## **Plug Side** <u>IT9Mx - xP - 0.5SHx (xx)</u> (1) (2)(3) (4)(5)(6)(7) **Receptacle Side** <u>IT9Mx - xS - 0.5SVx (xx)</u> **(1) (2)**(3) **(4)**(5)**(6)**(7) # (1) Series name 2: IT9M2 Series 3: IT9M3 Series ## (2) Contact Positions 84 : 84 pos. 224 : 224 pos. 152 : 152 pos. #### (3) Connector Gender P: Male (Plug) S: Female (Receptacle) # (4) Contact Pitch: 0.5 No Further Designation # (5) Contact Type SH: Right Angle Type SV: Vertical Type #### (6) Row Count 3:3 Rows (84 Pos. only) 4:4 Rows (224, 152 Pos.) # (7) Specification Number Blank: Standard specification. See Table 2-3 for pin assignments. (xx): Different options such as blade combination, plating, packaging, or customer specifics. Refer to individual drawings. # 2.1.2 Contact Position Count Variations **Table 2-2 Contact Position Count Variations** | Contact Positions | Plug | Receptacle | |-------------------|------------------------|------------------------| | 84 | IT9M2-84P-0.5SH3 (**) | IT9M2-84S-0.5SV3 (**) | | 224 | IT9M2-224P-0.5SH4 (**) | IT9M2-224S-0.5SV4 (**) | | 152 | IT9M3-152P-0.5SH4 (**) | IT9M3-152S-0.5SV4 (**) | #### 2.1.3 Pin Assignment Figure 2-2 Blade Row Identification Table 2-3 Pin Assignment <3 Rows Type> | Specifi-<br>cation | Contact | Colu- | | | Pin Number | | | | | | er | | | | | | | | | | | | | | | | | | | | |--------------------|-----------|----------------------------------------|-------|------|----------------------------------------|-----|----|------|----|-----------------------------|----|----|----|------|------|------|-------------------------------------------------|-----|-------|-----|-------|-----|---|---|---|---|---|---|---|---| | Number | Positions | mn | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | Row c | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row b | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | 0.4 | Row a | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | | Any | 84 | Row | c : F | or F | ligh | Spe | ed | Sign | al | | | | | | | | S: Differential Signal Pin (36 Pins / 18 Pairs) | | | | | | | | | | | | | | | | | Row | b:F | or I | High Speed Signal<br>High Speed Signal | | | | | | | | G | : De | dica | ited | Gro | und | l Pir | (20 | ) Pin | ıs) | | | | | | | | | | | | Row a : For Power and Low Speed Signal | | | | | | | | U : Universal Pin (28 Pins) | | | | | | | | | | | | | | | | | | | | | <4 Rows Type> | Specifi-<br>cation | cation Contact Colu- | | | n Nı | Number | | | | | | | | | | | | | | | | | | | | | | | | | | |-------------------------------|-------------------------------|-------------|-------------------------------|------|--------|------|------|----------|------|------|------|----------|------|------|-------|----|----------|-----|----------|----|-------|----|-----------------|-----|------|----|----------|-----|----|----| | Number | Positions | mn | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | Row d | C | C | C | U | C | <b>C</b> | C | C | C | <b>–</b> | C | U | C | C | <b>–</b> | C | <b>–</b> | C | C | C | C | C | C | C | <b>–</b> | C | U | U | | | | Row c | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row b | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row a | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Colu-<br>mn | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | | | | Row d | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | U | | Any | 224 | Row c | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row b | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row a | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row | d : F | or F | ow | er a | nd L | ow | Spe | ed S | Sign | al | | | | | | D:t | · | | al Ci | | D: <sub>s</sub> | /10 | o D: | / | F 4 | Do: | ٠١ | | | | | Row | Row c : For High Speed Signal | | | | | | | | | | | | | | _ | | | | ns / | 54 | Pair | S) | | | | | | | | | Row b : For High Speed Signal | | | | | | | | | | | | | | l Pir | • | ) Pir | is) | | | | | | | | | | | | | | Row a : For High Speed Signal | | | | | | | | U | : Un | iver | sal | Pin ( | 56 1 | Pins | ) | | | | | | | | | | | | | | | | | Specifi-<br>cation | Contact | Colu- | | | | Pi | | | | | | n Nı | ımb | er | | | | | | | | | | | | | | | | | |--------------------|-----------|-------------|----|-----|-----------------------------------------------------------------------|-------|----|-----|-----|----|----|------|-----|----|----|----|----|-----|------|-------|-------|----------|-----|-----|-----|-------|------|----------|----|----| | Number | Positions | mn | | | | | | | | | | | | | | | | | 10 | 9 | 8 | 7 | 6 | | 4 | 3 | 2 | 1 | | | | | | Row d | | | | | | | | | | | | | | | | | | | C | <b>–</b> | C | U | C | C | C | <b>–</b> | U | U | | | | Row c | | | | | | | | | | | | | | | | | | | U | U | U | U | U | U | U | U | U | U | | | | Row b | | | | | | | | | | | | | | | | | | | U | U | U | U | U | U | U | U | U | U | | | | Row a | | | | | | | | | | | | | | | | | | U | U | U | U | U | U | U | U | U | U | | | | | Colu-<br>mn | 38 | 37 | 36 | 35 | 34 | 33 | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | | Any | 152 | Row d | G | S | S S G S S G S S G S S G S S | | | | | | | | | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | | Ally | 152 | Row c | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row b | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | Row a | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | S | S | G | | | | 1 +0 | 10 | Din | | ۳ D.o | | 200 | 416 | С. | | 1 C: | | | | | S: | Dif | fere | entia | al Si | gnal | Pin | (72 | Pin | s / 3 | 36 P | airs) | | | | | | | | | n : For Power and Low Speed Signal G : Dedicated Ground Pin (40 Pins) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 11 to | 38 | Pin | : For High Speed Signal U : Universal Pin (40 Pins) | | | | | | | | | | | | | | | | | | | | | | | | | | # 2.2 Component Weights ex. IT9M2-84P-0.5SH3 (\*\*) ex. IT9M2-84S-0.5SV3 (\*\*) ex. IT9M2-224P-0.5SH4 (\*\*) ex. IT9M2-224S-0.5SV4 (\*\*) ex. IT9M3-152P-0.5SH4 (\*\*) Table 2-4 Component Weight | <b>Contact Positions</b> | Part Number | Weight (g) | |--------------------------|-----------------------|------------| | 84 | IT9M2-84P-0.5SH3(**) | 3.7 | | 04 | IT9M2-84S-0.5SV3(**) | 1.0 | | 224 | IT9M2-224P-0.5SH4(**) | 9.8 | | 224 | IT9M2-224S-0.5SV4(**) | 2.3 | | 152 | IT9M3-152P-0.5SH4(**) | 8.9 | | 132 | IT9M3-152S-0.5SV4(**) | 1.9 | # 2.3 Manufacturing Lot Number Figure 2-3 Indication # 2.4 General Dimensions # Plug / Receptacle Outline **Table 2-5 General Dimensions** | | | Unit | Co | ontact Positio | ns | |---|--------------------------------------|------|-------|----------------|-------| | | | Onit | 84 | 224 | 152 | | Α | Plug outline length | mm | 21.88 | 27.28 | 27.78 | | В | Plug outline width | mm | 18.55 | 34.05 | 26.05 | | C | Plug height (from SMT lead) | mm | 14.3 | 18.1 | 18.6 | | D | Retention peg length (from SMT lead) | mm | | 2.5 | | | E | Receptacle outline length | mm | 11.47 | 15.5 | 15.5 | | F | Receptacle outline width | mm | 18.55 | 34.05 | 26.05 | | G | Receptacle height (from SMT lead) | mm | | 5.84 | | Please refer to individual product drawings for details. # **Section 3 Operating Characteristics** This section discusses material, electrical, mechanical, and environmental characteristics. ## 3.1 Material Numbering of component is same as customer drawing. #### 3.1.1 Plug Table 3-1 Plug Material and Finish | No. | Component | Material | Finish & Remarks | |-----|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------| | 1 | Housing | LCP | Black , UL 94V-0 | | 2 | Contact | Copper Alloy | Contact Area : Gold (0.76μm min) over Nickel (3.0μm min) Mount Area : Gold (0.03μm min) over Nickel (1.0μm min) | | 3 | Blade | LCP | Black , UL 94V-0 | | 4 | Ground Plate | Stainless Steel | - | | 5 | Retention Peg | Copper Alloy | Sn (3.0μm min) over Nickel (1.0μm min) | | 6 | Hard Tray | HIPS | Black | | 7 | Top Cover | HIPS | Black | ## 3.1.2 Receptacle Table 3-2 Receptacle Material and Finish | No. | Component | Material | Finish & Remarks | |-----|-----------------------|--------------|-----------------------------------------------------------------------------------------------------------------| | 1 | Housing | LCP | Black , UL 94V-0 | | 2 | Contact | Copper Alloy | Contact Area : Gold (0.76μm min) over Nickel (3.0μm min) Mount Area : Gold (0.03μm min) over Nickel (1.0μm min) | | 3 | Retention Peg | Copper Alloy | Sn (3.0μm min) over Nickel (1.0μm min) | | 4 | Pick Up Tape | Nomex | - | | 5 | Embossed Carrier Tape | PS | - | | 6 | Top Cover Tape | PS | - | ## 3.2 Electrical Table 3-3 Electrical Test Conditions and Requirements | Test | Test Condition | Requirement | Typical Value | |---------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | Low Level Contact<br>Resistance*<br>(LLCR) | EIA-364-23 | $60m\Omega$ max (*1) (Row A) $70m\Omega$ max (*1) (Row B) $80m\Omega$ max (*1) (Row C) $90m\Omega$ max (*1) (Row D) | Ex. 224pos. (Row A) 27.0m $\Omega$ (Row B) 42.0m $\Omega$ (Row C) 45.6m $\Omega$ (Row D) 64.8m $\Omega$ | | Insulation Resistance (IR) | EIA-364-21 | 100MΩ min | Ex. 224pos.<br>2.00E+05MΩ | | Dielectric<br>Withstanding Voltage<br>(DWV) | EIA-364-20<br>AC 150V for 60 seconds | No flashover or breakdown | Ex. 224pos. No flashover or dielectric breakdown was found | <sup>\*</sup> The value of contact resistance includes contact point and the bulk resistance. # 3.3 Mechanical Table 3-4 Mechanical Test Conditions and Requirements | | able 5-4 Mechanical rest conditions and nequirements | | | | | | | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------|--|--|--|--| | Test | Test Condition | Requirement | Typical Value | | | | | | Insertion / | EIA-364-13 | Insertion Force : 0.4 N/pin max | Ex. 84pos. IF/WF: 21.2/10.3N | | | | | | Withdrawal Force | | Withdrawal Force : 0.015 N/pin max | Ex. 224pos. IF/WF : 58.6/31.1N | | | | | | | EIA-364-09 | 1) Contact resistance change : | Ex. 224pos. | | | | | | Mechanical Operation | Cycle rate: 300 max per hour | 10mΩ or less | (Row A) < +10mΩ (Row B) < +10mΩ | | | | | | | 100 times | 2) No damage, crack, or looseness of parts | (Row C) < +10mΩ (Row D) < +10mΩ | | | | | | | EIA-364-28 | No electrical discontinuity of | No electrical discontinuity of | | | | | | Random Vibration | Frequency:20 TO 500Hz Power Special Density:0.02G <sup>2</sup> /Hz | 1 $\mu$ s or more | 1 $\mu$ s or more was found.<br>No damage, crack, or looseness of | | | | | | | for 60 min in 3 directions | 2) No damage, crack, or looseness of parts | parts were found | | | | | | | 101 00 IIIII III 3 directions | | Ex. 224pos. | | | | | | | | No evidence of physical damage | No evidence of physical damage | | | | | | Packing | ISTA-3A | SMT Coplanarity : 0.13mm max | was found. | | | | | | | | OWI Copialianty : 0.10mm max | SMT Coplanarity : <0.13mm | | | | | | | _ | 0.2N min | 0.45N | | | | | | | 0.45 | O.E. Timi | 0.1014 | | | | | | | 0.43 | | | | | | | | | 0.4 | | | | | | | | | | | | | | | | | | 0.35 | | | | | | | | | 0.3 | | | | | | | | | | | | | | | | | | 0.25 | i | | | | | | | Contact Normal Force | and the same of th | I e | | | | | | | | 0.2 | ! | | | | | | | | 0.15 | <u>i</u> | | | | | | | | AMP AND | <u> </u> | | | | | | | | 0.1 | | | | | | | | | 0.05 | i | | | | | | | | Maximum | Nominal Ex. ITS | M2-224S-0.5SV4 | | | | | | | Gap | Gap | = 1.0 0.001 . | | | | | | | 0 0.05 0.1 0.15 0.2 | 0.25 0.3 0.35 0.4 | | | | | | | | | | | | | | | | | ITANA 0 1 00 100 | | | | | | | | Contact IT9M2 Series : 2.0 +/-0.3 mm | | | - | | | | | | Wiping Length | IT9M3 Series : 1.5 +/-0.3 mm | | | | | | | | | 0.511 : /0: 1 | | Ex.224pos.Receptacle | | | | | | Retention Force | 0.5N min / Signal contact | Signal contact : 2.78N | | | | | | | | 2.0N min / Retention peg | Retention peg: 8.82N | | | | | | | SMT Coplanarity | 0.13 mm max | | - | | | | | ## 3.4 Environmental Based on accelerated high temperature tests that store connectors at 105 °C for more than 120 hours according to EIA-364-1000.01, the **IT9** can be stored for up to 10 years. Refer to Table 3-5 for the environmental standards and conditions that the **IT9** has been tested to meet. The **IT9** has been tested and meets the requirements for environmentally-related corrosive atmosphere according to EIA-364-65. These test procedures demonstrate how plated and unplated surfaces react when exposed to different concentrations of flowing gas mixtures. Table 3-5 Environmental Test Conditions and Requirements | Test | Test Condition | Requirement | Remarks | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------| | Thermal Shock | EIA-364-32 Condition I<br>Temperature (°C): -55 $\rightarrow$ 20 $\sim$ 35 $\rightarrow$ 85 $\rightarrow$ 20 $\sim$ 35<br>Time (min): 30 $\rightarrow$ 5 max $\rightarrow$ 30 $\rightarrow$ 5 max<br>Under 10 cycles | 1) Contact resistance change: +10mΩ or less 2) No damage, crack, or looseness of parts | - | | Cyclic Temperature & Humidity | EIA-364-31 @ 25°C, 90~95% RH:120 min Dwell time ↓ 120 min Ramp time @ 65°C, 90~95% RH:120 min Dwell time Under 60 cycles | 1) Contact resistance change:<br>+10mΩ or less<br>2) No damage, crack, or<br>looseness of parts | - | | Dry Heat | EIA-364-17<br>Exposed at 105 °C, 300h | 1) Contact resistance change: +10mΩ or less 2) No damage, crack, or looseness of parts | - | | Mixed Flowing Gas | EIA-364-65<br>Exposed at 30°C, 70% RH<br>Cl <sub>2</sub> : 10ppb, NO <sub>2</sub> : 200ppb, H <sub>2</sub> S: 10ppb, SO <sub>2</sub> : 100ppb<br>Mated 10 days | 1) Contact resistance change:<br>+10mΩ or less<br>2) No heavy corrosion | - | | Dust | EIA-364-91<br>Unmated 1 hour | Contact resistance change: $+10m\Omega$ or less | - | # **Section 4 Signal Integrity Information** This section contains the overview, 32 Gbps solution, differential performance, a full-channel simulation of a PCIe environment using, and propagation delay of Hirose's **IT9** signal integrity performance, as well as an introduction of Hirose's patented FEXT cancellation via structure. #### 4.1 Overview The IT9 minimizes signal loss and crosstalk by adopting a unique enhanced GND design (Figure 2-1). As a result, IT9 is able to meet the stringent (enhanced) insertion loss-to-crosstalk ratio (ICR) specifications specified in IEEE802.3ap up to 16GHz (=32Gbps). Figure 4-1 ICR Specification #### <IT9M2 Series> Actual measurements were taken with IT9M2-84 $P^1$ and 84S connectors, transitions through outer routing layers, and micro strip traces de-embedded (Figure 4-2). Figure 4-2 SI Test board <sup>&</sup>lt;sup>1</sup> Row-a modified to differential signal blade for measurement The following ICR curves correspond to the power sum of NEXT<sup>2</sup> (Figure 4-3) and FEXT<sup>3</sup> (Figure 4-4) from 8 aggressor pairs and 1 victim pair in 3 columns of IT9-84P/S. It is clear that **IT9M2** meets the ICR spec. for 32 Gbps data rate in a populated configuration (Figure 4-5). Figure 4-5 Populated Pin Configuration #### <IT9M3 Series> Actual measurements were taken on test boards with IT9M3-152P and 152S connectors, transitions through surface layer, and coplanar traces de-embedded. (Figure 4-6) Figure 4-6 SI Test board <sup>&</sup>lt;sup>3</sup> far-end crosstalk <sup>&</sup>lt;sup>2</sup> near-end crosstalk The following ICR curves correspond to the power sum of near-end crosstalk (Figure 4-7) and far-end crosstalk (Figure 4-8) from 11 aggressor pairs and 1 victim pair in 4 columns of IT9-152P/S. It is clear that **IT9M3** meets the ICR spec. for 32 Gbps data rate in a populated configuration (Figure 4-9). 80 70 60 50 40 20 Row a Row b Row c Row d 10GBASE-KR Spec. 0 2 4 6 8 10 12 14 16 Frequency (GHz) Figure 4-7 ICR with 11 NEXT Figure 4-8 ICR with 11 FEXT Figure 4-9 Populated Pin Configuration # 4.2 Differential Signals #### <IT9M2 Series> Figures 4-11 to 4-14 show the measured differential insertion loss (IL), return loss (RL), NEXT, and FEXT between two nearest neighbors for each row (Figure 4-10). Figure 4-10 Nearest neighbors of IT9M2 Figure 4-11 Differential IL of IT9M2 Figure 4-12 Differential RL of IT9M2 Figure 4-13 Differential NEXT of IT9M2 Figure 4-14 Differential FEXT of IT9M2 Figures 4-15 to 4-19 show the measured vs. simulated differential IL, RL, NEXT, FEXT between two nearest neighbors in Row a, and impedance. Figure 4-19 Differential Impedance (rise time=12.5ps) <IT9M3 Series> Figures 4-21 to 4-24 show the measured differential IL, RL, NEXT, FEXT between two nearest neighbors for each row (Figure 4-20). Figure 4-20 Nearest neighbors of IT9M3 Figure 4-21 Differential IL of IT9M3 Figure 4-22 Differential RL of IT9M3 Figure 4-23 Differential NEXT of IT9M3 Figure 4-24 Differential FEXT of IT9M3 Figures 4-25 to 4-29 show the measured vs. simulated differential IL, RL, NEXT, FEXT between two nearest neighbors in Row a, and impedance. Figure 4-26 Differential RL of IT9M3 Figure 4-27 Differential NEXT of IT9M3 Figure 4-28 Differential FEXT of IT9M3 Figure 4-29 Differential Impedance (rise time=12.5ps) Document Number: ETAD-F0842 4.3 PCIe Channel Example #### 4.3.1 Overview This section will demonstrate the feasibility of IT9's use within a PCIe Gen4 and 5 environment through full-channel simulations using Seasim Ver.0.78. A one-connector topology was examined, with the focus being on just the Row C and Row D channels for IT9M2 and IT9M3 respectively (Figure 4-30) for the sake of brevity, based on the assumption that longer channels will have higher loss thus smaller eye openings. Figure 4-30 Each row examined with three aggressors from the same row (left: IT9M2, right: IT9M3) # 4.3.2 PCIe4.0/5.0 Compliance Specification Section 8.5.1.4.3 of the PCI Express Base Specification, Rev. 5.0, Version 1.0 characterizes the pass/fail of a channel with the following eye mask (Figure 4-31), with the minimum compliance limit of the eye height defined as 15mVpp and the eye width as 0.3UI for both Gen4 and 5 | Eye height | 15mV (Min) | |----------------------------|-------------| | Eye width at zero crossing | 0.3UI (Min) | Figure 4-31 Pass/Fail eye mask as defined in PCIe 4.0/5.0 Base Specification (pg 1082-1084) # 4.3.3 Channel Simulation As an examination of the feasibility of IT9 application within a PCIe4.0/5.0 channel, full-channel simulation models were created following the topology seen in Figure 4-32. Included components follow the loss curves shown in Figure 4-33 to fit within the loss budgets proposed by the PCI-Sig work group. Both the PCIe4.0 and 5.0 simulation models refer to the stack-up shown in Figure 4-33 at both the System Board and Add-in Card, with FEXT-cancellation vias (see Section 4.5) going from L1 to L24. The resulting eye diagrams produced through Seasim simulation (Figure 4-36 and 4-37) were examined with 3 aggressors as seen in Figure 4-30 and the adapt/equalizer configuration seen in Figures 4-34 and 4-35. Figure 4-32 High-level diagram for the 16.0GT/s and 32.0GT/s example channels (left). Both the System Board and AIC for the two channels follow the stack-up shown (right) Figure 4-33 Components in the channel (left: for 16GT/s Gen4, right: for 32GT/s Gen5) Figure 4-34 Seasim Adapt (left) and Equalizers (right) configurations for PCIe4.0 16GT/s simulation Figure 4-35 Seasim Adapt (left) and Equalizers (right) configurations for PCle5.0 32GT/s simulation $\begin{array}{c} step=RowC\_Gen4\_wMargin.s16pX1\\ job=RowC\_Gen4\_wMargin.s16pX1\_16.00G\_4\\ UI=62.50ps\_adapt\_FOM=area\_TxBw=16.0GHz\_VpKpk=0.8V\_RXBw=16.0GHz\\ txc=[-0.167,0.833,0]\_rxc=[-22.4,-1.8]\_cdly=0.00\\ DC=-7.0dB\_fp=2.00GHz \end{array}$ $\begin{array}{c} step=RowD\_Gen4\_wMargin.s16pX1\\ job=RowD\_Gen4\_wMargin.s16pX1\_16.00G\_4\\ UI=62.50ps\_adapt\_FOM=area\_TxBw=16.0GHz\_VpKpk=0.807\_RXBw=16.0GHz\\ txc=[-0.167,0.833,0]\_rxc=[-22.8,-2.2]\_cdly=0.00\\ DC=-7.0dB\_fp=2.00GHz \end{array}$ PASS EH: 27.0mVpp EW: 0.390UI PASS EH: 28.8mVpp EW: 0.397UI Figure 4-36 16GT/s Eye for channel incorporating IT9M2 RowC (left) and IT9M3 RowD (right) step=RowC\_Gen5\_wMargin.s16pX1 job=RowC\_Gen5\_wMargin.s16pX1\_32.00G\_4 UI=31.25ps adapt\_FOM=area TxBw=32.0GHz Vpkpk=0.8V RxBw=28.0GHz RxBw2=28.0GHz TxC=[-0.208,0.792.0] rxC=[-30,5-5.3-1.7] cdly=-0.30 DC=-8.0dB fp=9.50GHz DC2=0.0dB fp2=0.74GHz ac2=4.3dB PASS EH: 26.4mVpp EW: 0.408UI EH: 32.5mVpp EW: 0.484UI Figure 4-37 32GT/s Eye for channel incorporating IT9M2 RowC (left) and IT9M3 RowD (right) #### 4.3.4 Comments on Feasibility Through analysis of the channel simulation results observed in Section 4.3.3 of this document (summarized in Table 4-1 and Figure 4-38), it can be safely concluded that it is possible to adopt both IT9M2 and IT9M3 into working PCle4.0 16.0 GT/s channel, as can also be said for PCle5.0 32.0 GT/s channel. One trend that is of note however, is the slight variance in resulting eye between the channel with IT9M2 and IT9M3. At the 16GT/s simulation, the channel using IT9M2 Row C resulted in a larger eye than with IT9M3 Row D. This relationship is flipped for the 32GT/s simulation, where the simulation using IT9M3 Row D has the larger eye. This seems to be consistent with what is observed at the connector-only performance (Figure 4-39). Comparing the IL at IT9M2 Row C and IT9M3 Row D, it can be observed that at 8GHz, the fundamental frequency for PCle4.0, Row D is more lossy, while at 16GHz, Row C ends up becoming more lossy. | | PCle4.0 (16GT/s) | | PCle5.0 (32GT/s) | | |----------------------|------------------------|---------|------------------------|---------| | | EH (mV <sub>pp</sub> ) | EW (UI) | EH (mV <sub>pp</sub> ) | EW (UI) | | IT9M2 Series (Row C) | 28.8 | 0.397 | 26.4 | 0.408 | | IT9M3 Series (Row D) | 27.0 | 0.390 | 32.5 | 0.484 | Table 4-1 Summary of Simulated Eye for example PCIe4.0 & PCIe5.0 channel for IT9M2/M3 Figure 4-38 Plot showing Eye results relative to specification limits Figure 4-39 Comparison of Connector-only performance between IT9M2 Row C and IT9M3 Row D Document Number: ETAD-F0842 **4.4 Propagation Delay** # 4.4.1 Propagation Delay Overview Each blade in **IT9** has different length, shown in 4.4.2 Please be aware of the signal distance difference when designing PWB. # 4.4.2 Signal Path Length Figure 4-40 IT9 Cross Section 4.4.3 Propagation Delay for IT9 - Input Voltage: 1V - Tr.(Input signal) : 25ps (20-80%) Fig4-41 Propagation Delay # <IT9M2 Series (84,224 Pos.)> | | Inner row ◆ Outer row | | | Linit | | | |-------------------------------------|-----------------------|--------|--------|--------|------|--| | | Row a | Row b | Row c | Row d | Unit | | | Cional noth longth | 17660 | 28460 | 32620 | 43420 | μm | | | Signal path length | 695.3 | 1120.5 | 1284.3 | 1709.4 | mils | | | Propagation delay<br>- Single ended | 115.6 | 170.85 | 193.49 | 256.56 | ps | | | Propagation delay<br>- Differential | 110.56 | 164.43 | 186.3 | 249.19 | ps | | Table 4-2 Propagation Delay for IT9M2 Series #### <IT9M3 Series (152 Pos.)> | | Inner row ◆ Outer row | | | Unit | | |-------------------------------------|-----------------------|---------|---------|---------|------| | | Row a | Row b | Row c | Row d | Onit | | Signal nath longth | 18160 | 28960 | 33120 | 43920 | μm | | Signal path length | 715.0 | 1140.16 | 1303.94 | 1729.14 | mils | | Propagation delay<br>- Single ended | 109.54 | 169.11 | 188.7 | 242.06 | ps | | Propagation delay<br>- Differential | 104.02 | 162.59 | 181.8 | 231.59 | ps | Table 4-3 Propagation Delay for IT9M3 Series # 4.5 Signal Integrity for FEXT Cancellation Via FEXT cancellation via, **patented by Hirose (patent No. US9,554,455)**, is recommended to be implemented when designing PWBs for **IT9**. **This design is only permitted to be used for IT9**, **or any other Hirose products**. Example of FEXT cancel via design is shown in section 5.5 Via design, Routing Example. #### (Basic method for FEXT cancellation) Reduce total differential FEXT of connector + vias to less than the FEXT of connector itself - Manipulate single-ended terms to achieve desired polarity for cancellation - Applicable to all components (e.g., package + via) in a channel <Ex. Board-side coupled vias with offset> Offset via allows the magnitude control. Fig4-42 FEXT in time domain Fig4-43 FEXT in frequency domain # **Section 5 PWB Design Information** This section discusses footprint, multi-connector systems, PWB fixing, clearance between connectors, and alignment tolerances. # 5.1 Footprint # 5.1.1 Polarity Plugs and receptacle have polarization features. The chamfer direction should be matched as shown in the figure shown below; otherwise housing may deform or break and cause a system error. ## 5.1.2 Pad Specifications - Pad finish: OSP (Organic Solderability Preservative) or HASL (Hot Air Solder Leveler). PWB pad finish is typically Organic Solderability Preservative (OSP) or Hot Air Solder Level (HASL), but the component can also be used with Electroless Nickel-Immersion Gold (ENIG), Immersion Silver, and Immersion Tin. # 5.1.3 Component Footprint and Contact Assignment <u>Plug</u> Plug #### ex. IT9M3-152P-0.5SH4 (\*\*) 24.75 20 X2 0.3 ± 0.02 0.06 X2 0.5 → 0.1Y2 d38d11 d10c38 c11 c10 c1\_ 3.1 +0.2 (Land) 2.7 +0.1 (PTH) 10.15 10.9 b38 b11, b10 0.7 <sup>+0.1</sup> (PTH) Ф 0.1X2 Y2 **a**10 a38 \a1 ♠ 0.1Y2 Board Edge Connector Outline : Differential Pair : Dedicated Ground Figure 5-2b Plug Footprint (dimensions in mm) : Universal Pins : Retention Peg (PTH) <u>Receptacle</u> ex. IT9M2-84S-0.5SV3 (\*\*) 17. 25 13.5 X2 0.3 ± 0.02 ◆ 0.1Y2 ⊕ 0.06 X2 Υ2 0.5 (Land) $\mathbb{H}$ a28 <u>1</u> 5.4 3.1 +0.2 b28 b1 2.7 +0.1 0.7 +0.1 (PTH) Ф 0.1Y2 Ф 0.1X2 1.6 0.1 (Land) c1 Connector Outline Figure 5-3a Receptacle Footprint (dimensions in mm) Document Number: ETAD-F0842 Receptacle ex. IT9M2-224S-0.5SV4 (\*\*) 32.75 29 0.3 ± 0.02 0.06 X2 2 ◆ 0.1Y2 0.5 (Land) (PTE) ۵56 **a**29 ۵28 ٥1 3.1 +0.2 b56 b29 b28 b1 2.7 +0.1 8.8 0.7 <sup>+0.1</sup> (PTH) 1.1 <sup>+0.2</sup> (Land) 1.6 +0.1 4 0.1Y2 c28 с1 d28 d1 Connector Outline : Differential Pair : Dedicated Ground : Universal Pins ex. IT9M3-152S-0.5SV4 (\*\*) : Retention Peg (PTH) 24.75 20 0.3 ± 0.02 0.06 ×2 Ф 0.1Y2 0.5 3.1 +0.2 (Land) (PIE) 038 o11 a10 ۵1 5.4 b38 b11 2.7 +0.1 b10 b1 7.1 ⊕ 0.1X2 1.1 4 0.1YZ 1.6 +0.1 c38 c10 (Land с1 Figure 5-3b Receptacle Footprint (dimensions in mm) Connector Outline d11 d10 d1 # 5.2 Multi-Connector Systems The **IT9** Series connectors can be used alone or in combination with compatible connectors. Figure 5-5 Combination Use Please note that combination use may cause high mating/un-mating force, or mating imbalance. # 5.3 PWB Fixing PWB's are necessary to be fixed with each other to protect the SMT solder joints and connectors. Figure 5-6 PWB Fixing #### 5.3.1 PWB Fixing Location PWB's are recommended to be fixed nearby the connectors. Figure 5-7 Fixing Equipment Fixing fixtures should be located 10 - 50 mm from the corners of the plugs or receptacles to prevent excessive mechanical loading on the interconnections. If assembly will be subjected to vibration, fixtures should be designed and located to prevent resonance. # 5.4 Clearance between Connectors and Other Components/PCB Edge #### 5.4.1 Clearance between Connectors and Other Components The IT9 series connectors keep-out area is required for re-work capability. This allows around the connector housing for re-work tooling and nozzles. **Tandem Mounting** Connector and Other Components Figure 5-8 Clearance Sensitive device means; Leaded Fine Pitch, BGA/CGA, etc. Common device means; Leaded 1.27mm Pitch, Chips, etc. #### 5.4.2 Clearance between the Connector and PWB Edge Please communicate with the CEM regarding the clearance, especially when requiring the top side reflow. # 5.5 Via design, Routing Example Since IT9 is the four rows surface mount connector, traces can be routed on the surface layer directly out of the connector footprint. Differential pairs can be routed differentially with some coupling between the traces, as shown in Figure 5-10. And this via design is one of example for FEXT cancellation via. \*If need the via optimization for a specific stack-up, please contact to Hirose. Figure 5-10 Example for FEXT cancel via and routing differential traces from the IT9 footprint For inner layer routing, Figure 5-11 shows an example routing scheme for high speed differential pairs. Note IT9 series 3 row type will require 3 separate routing layers, 4 row type will require 4 separate routing layers to use. Figure 5-11 Example of routing on inner layers underneath IT9 connector # **Section 6 Stencil Printing Information** This section discusses stencil printing. #### 6.1 Solder Paste Selection The **IT9** connectors are compatible with lead-free solder pastes. The user should assure that the solder alloy used in the assembly process is compatible with the appropriate component configuration. ex. Manufacturers: Senjyu Metal Industry Co., Ltd Product Part No.: M705-GRN360-K2-V Alloy Composition (wt%): Sn-3.0Ag-0.5Cu # 6.2 Recommended Stencil Designs Recommendations for the stencil thickness is 0.13mm. Stencil aperture size and/or thickness may need to be adjusted according to circumstances of each assembly line. #### Plug Figure 6-1a Plug Stencil Patterns (dimensions in mm) #### <u>Plug</u> #### ex. IT9M3-152P-0.5SH4 (\*\*) 20 0.24 ± 0.02 ⊕ 0.06 X3 0.5 d11 d10c38 c11 c10 c1 /p1 [<del>\*</del> <u>b11</u> b10 1.6 +0.1 <del>\</del>3 **a**38 Figure 6-1b Plug Stencil Patterns (dimensions in mm) #### **Receptacle** #### ex. IT9M3-152S-0.5SV4 (\*\*) Figure 6-2 Receptacle Stencil Patterns (dimensions in mm) Please refer to individual product drawings for details. # Section 7 Pick and Place Information This section discusses connector pick and place. #### 7.1 Packaging #### 7.1.1 Plug **IT9** plug components are shipped in JEDEC hard trays as shown below. # EX. IT9M2-224P-0.5SH4 (\*\*) © 10 (Yacus nozzule area) ⊕ 2kY Y Chamier 21.7 38.8 271.6 315 ± 0.5 Figure 7-1a Hard Tray for IT9 Plug (dimensions in mm) ## ex. IT9M3-152P-0.5SH4 (\*\*) Figure 7-1b Hard Tray for IT9 Plug (dimensions in mm) Please refer to individual product drawings for details. #### 7.1.2 Receptacle **IT9** receptacle components are shipped in embossed carrier tape with pick and place adhesive tapes attached on as shown below. #### ex. IT9M2-84P-0.5SH3 (\*\*) Figure 7-2a Embossed Carrier Tape for IT9 Receptacle (dimensions in mm) #### ex. IT9M2-224P-0.5SH4 (\*\*) #### ex. IT9M3-152P-0.5SH4 (\*\*) Figure 7-2b Embossed Carrier Tape for IT9 Receptacle (dimensions in mm) Please refer to individual product drawings for details. #### 7.2 Pre-bake The connector body materials do not absorb water from the atmosphere; therefore pre-bake is not required for **IT9** receptacles and plugs. #### 7.3 Pick Point Pick locations and dimensions for **IT9** connectors are shown below. Pick points are located at the approximately geometric centers of connectors. Figure 7-3 Pick Points of IT9 Plug (dimensions in mm) **IT9** receptacles have adhesive tapes for vacuum pick up. Figure 7-4 Pick Points of IT9 Receptacle (dimensions in mm) Please refer to individual product drawings for details. #### 7.4 Polarity **IT9** connectors have polarity as mentioned on Chapter 5.1.1. #### 7.5 Mounting Tolerances Mounting tolerances of $\pm$ 0.08mm are required for robust SMT assembly and to ensure proper mating fit in case of multiple connector use: ex. IT9M2-224P-0.5SH4 (\*\*) ex. IT9M2-224S-0.5SV4 (\*\*) Figure 7-5 Mounting Tolerance # Section 8 Reflow and Solder Bath Processing Information This section discusses **IT9** reflow and solder bath processing. ### 8.1 Reflow Profile for Lead-free Solder | Profile Feature | Condition | Note | | |-----------------------------------------|------------------|----------------------------------------------------------------------------------|--| | Preheat/Soak | | Soak requirements should be determined by board design, oven | | | Temperature Min (Tsmin) | 150 °C | capability, and paste activation requirements. | | | Temperature Max (Tsmax) | 200 °C | Caution- "oversoaking" may exhaust flux and affect soldering. | | | Time (ts) from (Tsmin to Tsmax) | 60-120 seconds | | | | Ramp-up rate (TL to Tp) | 3 °C/second max. | Other components may limit ramp rate to 2°C/sec. | | | Liquidous temperature (TL) | 217 °C | Shorter t <sub>L</sub> may require higher peak temperature. | | | Time (tL) maintained above TL | 60-150 seconds | | | | Peak package body temperature (Tp) | 245 °C max. | Cooler peak temperatures may require longer t <sub>L</sub> . | | | | | For users Tp must not exceed the classification temp (T <sub>C</sub> ) of 250°C. | | | Time (tp)* within 5 °C of the specified | 30 seconds max. | | | | classification temperature (Tc) | | | | | Ramp-down rate (Tp to TL) | 6 °C/second max. | | | | Package body exposure limit at | 5 seconds | Adjust profile if maximum exposure limits are approached or | | | maximum temperature | | exceeded. | | All temperatures refer to the center of the connector body, measured on the connector body surface that is facing up during assembly reflow. Reflow profiles in this document are based according to IPC/JEDEC J-STD-020D.1 and are for preconditioning. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed the parameters in the table above. Figure 8-1 Thermal Profile Ranges Different solder pastes have different thermal performance characteristics. Consult with paste manufacturer for optimum profile settings. # 8.2 Other Important Factors Check thermal exposure limits of PWB laminate. ## 8.3 Nitrogen Environment The use of nitrogen to inert the reflow process can: - 1. Improve solder wetting by limiting oxidation on metal surfaces - 2. Allow lower peak temperatures and/or lower times above liquidus - Improve the cleanability of flux residues The benefits of using nitrogen increase as oxygen levels are decreased; optimum oxygen levels must be 1500 ppm or less determined by the assembler. Generally speaking, nitrogen inerting opens the reflow window for most electronic components. The use of nitrogen in the reflow process will likely improve the soldering performance of the **IT9** connector. # 8.4 Solder Bath Information Solder bath can be used for IT9 retention peg soldering. #### 8.4.1 Solder Selection The **IT9** connectors are compatible with lead-free solder. The user should assure that the solder alloy used in the assembly process is compatible with the appropriate component configuration. ex. Manufacturers: Senjyu Metal Industry Co., Ltd Product Part No.: M705 Alloy Composition (wt%): Sn-3.0Ag-0.5Cu #### **8.4.2 Recommended Soldering Condition** | Profile Feature | Condition | | |----------------------------|--------------|--| | Temperature of solder bath | 260±5℃ | | | Immersion duration | 10±1 seconds | | #### 8.4.3 Recommended Rework Condition Please refer to Figure 8-1 for recommended thermal profile for rework. The user should <u>not reuse</u> the connector once it is removed from the PWB. If the PWB is properly cleaned after removal, then the PWB is appropriate for reuse. # **Section 9 Assembly Process Information** This section of the Design Note discusses the summarized IT9 assembly process. ## 9.1 Mating Self Alignment **IT9** Series can accept mating self-alignment of up to $\pm 1.6$ mm tolerance in the X-axis and up to $\pm 1.6$ mm in the Y-axis. Figure 9-1 Self Alignment These values do not include the influence of misalignment in other axes nor the rotation/inclination in the same time, except for the misalignment in the single axis shown in each figure. #### 9.2 Mated State Tolerances **IT9** Series can accept mating tolerances of up to $\pm 0.16$ mm tolerance in the X-axis and up to $\pm 0.16$ mm in the Y-axis. Figure 9-2 Mating Tolerances These values do not include the influence of misalignment in other axes nor the rotation/inclination in the same time, except for the misalignment in the single axis shown in each figure. This structure is not for vibration absorption. Sufficient fixing fixtures (mentioned in Chapter 5.3) are necessary to support the PWBs and protect the SMT solder joints and connectors. #### 9.3 Wiping Length **IT9M2** Series contact wiping length is 2 mm (NOM). **IT9M3** Series contact wiping length is 1.5 mm (NOM). Figure 9-3 Wiping Length # 9.4 Overall Assembly and Disassembly Process In mating and un-mating operation, $0^{\circ}$ for following angles are preferred. In the case that keeping $0^{\circ}$ is difficult, the following maximum angles should not be exceeded during manual installation and the removal of the daughter card (shown below) - Longitudinal: 2.5° - Lateral: 2.5° Figure 9-4 Angles during Manual Installation Please consider to keep allowable angles (Figure 9-4) and the orientation of the daughter card for manual assembly during the design process. These values do not include the influence of misalignment in other axes nor the rotation/inclination in the same time, except for the misalignment in the single axis shown in each figure. Hirose also strongly recommends the use of fixing fixtures as mentioned on Chapter 5.3. # Section 10 Technical Document Library Following data and documents are available. # 10.1 Technical Data | No | ltem | Format | File name (Ex.) | |----|---------------------|-------------|-----------------| | 1 | Simplified 3D model | STEP / IGES | TBD | | 2 | Touchstone model | Touchstone | TBD | | 3 | Allegro foot print | DRA | TBD | # **10.2 Technical Document** | No | ltem | Format | File name (Ex.) or Document number | |----|---------------------------------------|--------|------------------------------------| | 1 | 2D drawing | PDF | EDC-364817 | | | | | EDC-364818 | | | | | EDC-379970 | | | | | EDC-369004 | | | | | EDC-369005 | | | | | EDC-379971 | | 2 | Spec sheets | PDF | ELC-364817 | | | | | ELC-364818 | | | | | ELC-379970 | | | | | ELC-369004 | | | | | ELC-369005 | | | | | ELC-379971 | | 3 | Quality evaluation test report | PDF | TR0636E-10396 | | 4 | Vibration and shock test report | PDF | TR0636E-10397 | | 5 | Packaging reliability test report | PDF | TR0636E-20403 | | 6 | Temperature rise report | PDF | TR0636E-20425 | | 7 | Soldearability evaluation test report | PDF | TR0636E-20432 | | 8 | Design notes | PDF | ETAD-F0842 | | 9 | PCB Routing Guideline | PDF | 16HSI-S038-R1-O | | 10 | | | | HIROSE ELECTRIC CO., LTD. HS Engineering Section 2-6-3 Nakagawa Chuoh, Tsuzuki-Ku, Yokohama 224-8540 Japan <a href="https://www.hirose.com">https://www.hirose.com</a>